# Computer Organization & Architecture

"Computer Organization and Embedded Systems"
Carl Hamacher, Zvonko Vranesic, Safwat Zaky, Naraig
Manjikian

- Ex., RF\_write signal is set to 1 in step T5 during execution of instruction that writes data into register file
- May be generated by the logic expression

```
RF_write = T5 \cdot (ALU + Load + Call)
```

- ALU stands for all instructions that perform arithmetic or logic operations
- Load stands for all Load instructions
- Call stands for all subroutine-call and software-interrupt instructions
- RF\_write signal is a function of both instruction and timing signals

- Setting of some of multiplexers need not change from one timing step to another
  - Multiplexer's select signal can be implemented as a function of instruction only. For example,

B\_select = Immediate

#### where:

Immediate stands for all instructions that use an immediate value in the IR

- If MEM read or a MEM write command is issued:
  - Does not end until the MFC signal is asserted
- To extend duration of execution step to more than one clock cycle:
  - Need to disable the step counter
- Assume counter is incremented when enabled by a control signal called Counter\_enable:
  - Let need to wait for memory operation to be completed be indicated by a control signal called WMFC
- Counter\_enable should be set to 1 in any step where WMFC is not asserted
  - Otherwise, it should be set to 1 when MFC is asserted

Counter\_enable = WMFC + MFC

- New value is loaded into PC at the end of any clock cycle in which PC\_enable signal is activated.
  - Must ensure that PC is incremented only once when an execution step is extended for more than one clock cycle
  - When fetching an instruction, the PC should be enabled only when MFC is received.
- PC is also enabled in step 3 of branch instructions
  - Let BR denote all instructions in this group
- PC\_enable may be realized as

PC\_enable = 
$$T1 \cdot MFC + T3 \cdot BR$$

- Control signals are generated for each execution step based on instruction in IR
- In hardwired control, signals are generated by circuits that interpret
  - Contents of IR
  - Timing signals derived from a step counter
- Instead of circuits, it is possible to use "software" approach
  - Desired setting of the control signals in each step is determined by a program stored in a special memory

- Control program is called a microprogram
  - Stored on processor chip in a small and fast memory called control store
- Control word (CW): word whose each bit represent
  - Control signals for each step in sequence
- Microroutine: sequence of control words
  - Corresponding to control sequence for a machine instruction
  - Individual control words are referred to as microinstructions
  - Microroutines for all machine instructions are stored in control store

| Micro -<br>instruction | <br>$PG_n$ | PCout | MAR in | Read | MDRout | IR <sub>in</sub> | Yin | Select | Add | Zin | Zout | R1 <sub>out</sub> | R1 <sub>in</sub> | R3 <sub>out</sub> | WMFC | End |  |
|------------------------|------------|-------|--------|------|--------|------------------|-----|--------|-----|-----|------|-------------------|------------------|-------------------|------|-----|--|
| 1                      | 0          | 1     | 1      | 1    | 0      | 0                | 0   | 1      | 1   | 1   | 0    | 0                 | 0                | 0                 | 0    | 0   |  |
| 2                      | 1          | 0     | 0      | 0    | 0      | 0                | 1   | 0      | 0   | 0   | 1    | 0                 | 0                | 0                 | 1    | 0   |  |
| 3                      | 0          | 0     | 0      | 0    | 1      | 1                | 0   | 0      | 0   | 0   | 0    | 0                 | 0                | 0                 | 0    | 0   |  |
| 4                      | 0          | 0     | 1      | 1    | 0      | 0                | 0   | 0      | 0   | 0   | 0    | 0                 | 0                | 1                 | 0    | 0   |  |
| 5                      | 0          | 0     | 0      | 0    | 0      | 0                | 1   | 0      | 0   | 0   | 0    | 1                 | 0                | 0                 | 1    | 0   |  |
| 6                      | 0          | 0     | 0      | 0    | 1      | 0                | 0   | 0      | 1   | 1   | 0    | 0                 | 0                | 0                 | 0    | 0   |  |
| 7                      | 0          | 0     | 0      | 0    | 0      | 0                | 0   | 0      | 0   | 0   | 1    | 0                 | 1                | 0                 | 0    | 1   |  |

- Suppose n control signals are needed
- Let each control signal be represented by a bit in n-bit word
  - Often referred to as a control word or a microinstruction
- Each bit in that word specifies:
  - Setting of corresponding signal for a particular step in execution flow
- Ex., action of reading an instruction or a data operand from memory requires use of MEM\_read and WMFC signals
  - Signals are asserted by setting corresponding bits in control word in required steps
- When a microinstruction is read from the control store:
  - Each control signal takes on the value of its corresponding bit

- Control unit can generate control signals:
  - By sequentially reading CWs of corresponding microroutine
  - To read CWs sequentially, micro-program counter (μPC) is used
  - Every time new instruction is loaded in IR, appropriate starting address is loaded in μPC
  - μPC incremented at every clock cycle



#### Microinstructions

- Assign one bit to each control signal
  - Long microinstructions
  - At any given time, only few bits are set

#### Assume:

- 42 control signals are required: for general purpose registers, ALU operations, memory red/write, I/O read/write, etc.
- Most signal are not needed simultaneously
- Group mutually-exclusive signals together

#### Microinstruction

| F1                                                                                                                                                                      | F2                                                                                                                | F3                                                                                                                      | F4                                                         | F5                                     |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|----------------------------------------|
| F1 (4 bits)                                                                                                                                                             | F2 (3 bits)                                                                                                       | F3 (3 bits)                                                                                                             | F4 (4 bits)                                                | F5 (2 bits)                            |
| 0000: No transfer<br>0001: PC out<br>0010: MDR out<br>0011: Z out<br>0100: R0 out<br>0101: R1 out<br>0110: R2 out<br>0111: R3 out<br>1010: TEMP out<br>1011: Offset out | 000: No transfer<br>001: PC in<br>010: IR in<br>011: Z in<br>100: R0 in<br>101: R1 in<br>110: R2 in<br>111: R3 in | 000: No transfer<br>001: MAR <sub>in</sub><br>010: MDR <sub>in</sub><br>011: TEMP <sub>in</sub><br>100: Y <sub>in</sub> | 0000: Add<br>0001: Sub<br>1111: XOR<br>16 ALU<br>functions | 00: No action<br>01: Read<br>10: Write |

| F6         | F7           | F8          | • • • • |
|------------|--------------|-------------|---------|
| F6 (1 bit) | F7 (1 bit)   | F8 (1 bit)  |         |
| 0: SelectY | 0: No action | 0: Continue |         |
| 1: Select4 | 1: WMFC      | 1: End      |         |

#### Microinstructions

#### Vertical organization:

- Highly encoded schemes using compact codes
- Specify small number of control signals in each microinstruction
- Slower operating speeds
- Fewer bits are required
- Less hardware needed to execute instructions.

#### Horizontal organization:

- Minimally encoded schemes
- Many resources can be controlled with a single microinstruction
- Higher operations speed is desired
- Parallel use of resources is allowed

## CISC style processors

- CISC-style instruction sets are more complex:
  - Allow much greater flexibility in accessing instruction operands
  - Unlike RISC-style instruction sets, where only Load and Store instructions access data in memory
  - CISC instructions can operate directly on memory operands
- They are not restricted to one word in length
  - An instruction may use several words to specify operand addresses and actions to be performed

# Three-bus processor organization



ADD R5, R6

AND X(R7), R9

#### **END**